350 rub
Journal Electromagnetic Waves and Electronic Systems №4 for 2010 г.
Article in number:
Low power 1-bit full adder characteristics for fully depleted SOI CMOS nanotransistors
Authors:
N.V. Masalsky
Abstract:
Ultra-thin-body SOI (silicon-on-insulator) nanotransistors are one of the most promising candidates for future low power and high performance applications. In a range of supply voltage less than 1 V characteristics of physical model of the one-bit adder executed on thin-film fully depleted CMOS SOI nanotransistors with channel length of 40 nanometers are analysed. In a range where adjustment of a threshold voltage is possible, dependence of a delay on displacement on the back gate has linear character in all researched area of supply voltage. At increase of a voltage on the back gate the value of a delay linearly decreases. It allows to operate effectively a delay of the device without change of active capacity. The steepness of the given dependence is determined by the relation of thickness face-to-face and return gate transistors. And the it is more, the more effectively adjustment of a delay. At a voltage reduction of supply voltage the range of adjustment of a delay decreases in the nonlinear image. The marginal level of active capacity does not exceed 20 мкВт, static 33 нВт. The minimum of product « delay - energy of switching » is in area a supply voltage more essentially below 1 V. His position does not depend from a set of entrance signal.
Pages: 52-56
References
  1. Colinge, J.-P. Silicon on Insulator Technology: Materials to VLSI, Kluver Acad. Publ., Boston, Dordrecht, London, 1997.
  2. Захаров С.М., Масальский Н.В. Моделирование  характеристик  логических элементов, выполненных на полностью обедненных КНИ КМОП  нанотранзисторах // Электромагнитные волны и электронные системы. 2007. Т.12. № 10. С. 57-64.
  3. Масальский Н.В. Полностью обедненные КМОП КНИ логические элементы для низковольтных применений // Микроэлектроника. 2008.  Т. 37. №6. С. 470-480.
  4. Kantabutra V. Designing optimum one-level carry-skip adders // IEEE Trans. on Comp. 1993.V. 42, No.6. Р.759-764.
  5. Alioto M.; Palumbo G. Impact of Supply Voltage Variations on Full Adder Delay: Analysis and Comparison, Very Large Scale Integration (VLSI) Systems // IEEE Transactions 2006. V.14, Nо.12. Р. 1322 - 1335
  6. Захаров С.М., Масальский Н.В., Шафигуллин М.М. Проблемы схемотехнического моделирования интегральных схем // Успехи современной радиоэлектроники. 2005. № 2. С. 43-50.
  7. Goel S.; Kumar A.; Bayoumi M. A.Design of Robust, Energy-Efficient Full Adders for Deep-Submicrometer Design Using Hybrid-CMOS Logic Style, Very Large Scale Integration (VLSI) Systems // IEEE Transactions, 2006. V.14, Nо.12. Р. 1309 - 1321